## JOERGER ENTERPRISES. INC. 🗕 #### STEPPING MOTOR CONTROLLER AND DRIVER, MODEL SMC-L #### FEATURES: - · COMPLETE MOTOR CONTROL AND DRIVE CAPABILITY IN A #1 MODULE - · DRIVERS ARE OPTICALLY ISOLATED AND INTERNALLY BIASED - · ADJUSTABLE LINEAR ACCELERATION AND DECELERATION TIME - · MANUAL MODE OF OPERATION - · 2's COMPLIMENT LOGIC - · LOW POWER IC'S FOR IMPROVED RELIABILITY #### OPTIONAL FEATURES: - · COMPLETE PROGRAMMABLE CONTROL OF ACCELERATION TIME AND MOTOR SPEED - · HALF STEP MODE FOR IMPROVED RESOLUTION - · HIGH CURRENT DRIVE IN EXCESS OF 6 AMPS The Model SMC-L is a self contained stepping motor controller and optically isolated driver packaged in a single width module. Its features provide the ability to satisfy most stepping motor applications. The standard unit has adjustable linear acceleration and deceleration to provide an efficient method of driving high torque loads at their maximum speed. The standard speed range is 50pps to 2000pps with other ranges available if required. The four drivers are capable of switching up to 4 amps per phase at 28 volts, with an optional capability of over 6 amps. To simplify installation the drivers are biased internally. This means the only components required are the current limiting resistors, which must be determined in each application to satisfy the motors current and voltage requirements. The drivers feature low saturation voltage to limit the power dissipation inside the module. Three external, high level logic inputs are used to test the status of the external system, a clockwise limit, counterclockwise limit, and a signal that indicates power is being applied to the motor. Logic is provided that will inhibit the driver if a limit signal is received and the motor is requested to, or is stepping in that direction. The number of steps is determined by a 16 bit command word that is in 2's compliment. Bit 16 determines direction and the remaining 15 bits contain the number of steps to be performed. An interrupt structure is provided to improve system integration. A LAM F.F. will be set by either a CW or CCW limit or when the counter reaches zero, indicating the end of a cycle. The motor may also be clocked with external signals using the modules drivers. A CW and CCW input is provided that is decoded to the four phase code required by the drivers and will drive the motor independently of the dataway. The motor may also be driven manually by means of a front panel switch. This can be very useful for setup or for operation without the main system running. The manual mode speed is approximately 50pps. and the switch is a locking type with an off position so that it will not be inadvertently switched during normal operations. To provide the ability to drive motors that require more than 6 amps, two types of external signals are provided that can drive either type of external motor driver. A CW and CCW pulse train is available and also a clock signal and a direction bit. These signals contain the acceleration time and speed information generated by the module. The CW, CCW signals can also be used to monitor the module externally with an up-down counter like our Model S2. To truly monitor the system, however, we recommend monitoring the motor itself and not the driver. By using a synchro to digital converter or an incremental encoder attached to the motor and our Model SDC, synchro to digital converter readout or our Model IE incremental encoder readout. The loop is closed providing more dependable results. Please feel free to consult the factory for more information about this type system. The following optional features are also available to further enhance the usefulness of this module. ### MODEL SMC-LP, Programmable Operation This option allows the maximum operating speed and the acceleration/deceleration time to be selected under program control rather than manually at the front panel. This is accomplished by the addition of a 16 bit register. Bits 1-8 are used to select the maximum speed and bits 9-16 are used to select the acceleration time desired. To verify the setting, this register can be read out using command N·Fl·AO. In response to an initialize signal or during power up, this register is reset. This sets the speed to minimum and the acceleration time to maximum. The least severe operating mode. ## MODEL SMC-LH, Half Step/Full Step Operation This option provides the ability to improve resolution by being able to drive the motor in half steps in addition to the normal full step mode. The operating mode is selected by a front panel switch. This switch can also be read out on the dataway to verify its operating mode. Half step operation allows resolution to be improved and is especially useful where inaccuracys in mechanical gearing cannot be tolerated. It is also useful when a system is already in operation and improved resolution is required. # MODEL SMC-LC, High Current Operation This option is for applications requiring higher drive current requirements. It provides an optically isolated drive capacity in excess of 6 amps. The inclusion of any of these options to the Model SMC-L makes the module a double width unit. Any combination of these options may be supplied simultaneously. # MODEL SMC-R, Dual Channel Stepping Motor Controller This module contains two independent stepping motor controllers and drivers packaged in a single width module. For more complete details consult the data sheet for the Model SMC-R. #### SPECIFICATIONS: Outputs (Logic outputs are TTL compatible, Logic "1" = 0 volts) Motor Drivers Four phase, unipolar drive, internally biased, capable of 4 amps at 28 volts, diode protected. High Current Driver Option The Model SMC-LC is capable of switching in excess of 6 amps. Internal Motor Power +24 volts from the dataway is available at the connector to drive the motor. This is fused at 3 amps. Frequency and Acceleration Test Points To monitor the frequency of the output and the acceleration time, test points are available at front panel and in the connector. CW Output, CCW Output To monitor both CW and CCW Steps. Motor steps on trailing edge. Can also be used to drive an external high current motor driver. Direction Bit and Clock These two signals can be used to drive external motor drivers that require sign/clock inputs. Active To indicate when a cycle is in progress. # Inputs Clockwise Limit, Counterclockwise Limit, External Power Logic "0" = 8v min., Logic "1" = 6v max. These signals must be in the logic "1" state for operation, thus both a limit signal or a broken wire would indicate an abnormal condition. CW Input, CCW Input The motor can be driven externally in the CW or CCW direction by a TTL signal (logic "l" = 0 volts). The motor steps on the trailing edge of the pulse. Stop Input A logic "1" (0 volts) will abort the cycle and reset the module. # Manual Control A three position locking toggle switch is provided to step the motor in the CW or CCW direction. An OFF position is provided to disable this feature. This switch is gated with the CW and CCW limits so that the motor cannot be driven when a limit condition exists. #### Front Panel Adjustments Acceleration/Deceleration A multi-turn pot adjusts acceleration and equal deceleration time from 20msec. to 2sec. Maximum Frequency A multi-turn pot adjusts the maximum frequency from 50pps to 2000pps. (Other frequencies can be provided, consult factory.) | CAMAC Commands | | |------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | N•F0•A0 | Reads count register onto read lines 1-16. | | $N \cdot F 0 \cdot A1$ | Reads status register onto read lines 1-5. | | N·Fl·AO | Reads out the control register on R lines 1-16. If the half speed option is also included it will read out this on R17, with a "1" indicating the module is in the half step mode. | | N•F1•A15 | Reads module identity in BCD: 00.260.X | | N•F8•A15 | Tests LAM, Q=1 if LAM F.F. is set and unit enabled. | | N·F10·A15 | Resets LAM F.F. | | N·F16·A0·S1 | Loads 2's compliment data into count register from write lines W1-16. Strobe S2 initiates the cycle. Note the limit and bit "16" must not be in conflict or the cycle will not begin and A Q=0 will be returned. Resets LAM F.F. | | N·F17·A0 | Loads the control register with data from the W lines 1-16. W1-8 selects the speed with all zeros selecting the minimum speed. W9-16 selects the acceleration/deceleration time with all zeros selecting the longest acceleration time. | | N·F24·A15 | Disables L response. | | N•F25•A0 | Stops motor, aborts cycle, resets unit. | | N·F26·A15 | Enables L response. | | N·F27·A0 | Tests module status to determine if module is ready for another operation. Q=1, module is ready. | | N•F27•A1 | Tests contents of count register, Q=1, CTR=0. | | X Response | X=1 for all valid commands. | | Q Response | Q=1 for F0, F1, F16, F17 and in response to F8 and F27. | | L Response | An interrupt is generated if the LAM F.F. is set and the unit is enabled. It is inhibited by N. | | Z·S2, Power Up | Resets count register, disables LAM response, resets LAM F.F. and resets control register. | | Visual Indicators | | | "N" | Module is addressed. | | CW | A clockwise limit exists. | | CCW | A counterclockwise limit exists. | | EXT. PWR. | External power is on. | | CTR = 0 | The counter is at zero. | | Power Requirements: | +6v, 490ma; +24v, 27ma; -24v, 27ma. | | Size: | Model SMC-L #1 CAMAC module, chassis can be isolated from signal ground. Connector, Cannon DD50P (mating half DD50S). Model SMC-L/P, H, or C #2 CAMAC module. | | Manua | 000 1 5000 | 10/80 0°C to 50°C Temperature Range: This Model SMC-L contains two options. 1. EXTERNAL START - Normally a cycle is triggered with function F16. At S1 time the number of steps to be performed is loaded into the counter and the operation is initiated at time S2. With this modification the operation is not started at S2. An external command is now required. Pin 9 in the front panel connector is used for this external trigger. A positive pulse of 3 volts minimum into 100 ohms is required. This change is accomplished by disconnecting the internal start pulse (16.S2) into IC 39, pin 5 and connecting pin 5 to pin 9 in the connector. A 100 ohm resistor is added to ground to terminate the signal. 2. POWER DOWN MODE - This mode has been added to reduce the power consumption of the module. When the module is not commanding the motor the drivers are turned off. Now when the motor is stopped there is no power being applied. It should be remembered however, that removing the power from the motor driver also eliminates the holding torque normally present with the motor at rest but powered. This change is accomplished by "ORing" the CW and CCW pulses in IC 53, 8, 9, 10 and triggering a long mono. The output of this mono enables the drivers by opening the gates in IC 61. Whenever the pulses stop the mono is not retriggered thus disabling the gate and turning off the drivers. The mono timing is long enough to insure the last step will be completed even under lowest speed conditions before the driver is turned off. # JOERGER ENTERPRISES, INC. # STEPPING MOTOR CONTROLLER AND DRIVER, MODEL SMC-L THE MODEL SMC-L IS A SELF-CONTAINED STEPPING MOTOR CONTROLLER AND DRIVER ALL HOUSED IN A SINGLE WIDTH CAMAC MODULE. IT FEATURES AN ADJUSTABLE, LINEAR ACCELERATION AND DECELERATION TO PROVIDE AN EFFICIENT METHOD OF DRIVING HIGH TORQUE LOADS AT THEIR MAXIMUM SPEED. THIS MAXIMUM SPEED IS ADJUSTABLE FROM 50PPS TO 2000PPS. THE FOUR DRIVERS ARE CAPABLE OF SWITCHING UP TO FOUR AMPS PER PHASE AT A MAXIMUM OF 28 VOLTS. ALL COMPONENTS REQUIRED TO DRIVE THIS LOAD ARE INTERNAL WITH THE EXCEPTION OF THE CURRENT LIMITING RESISTORS WHICH ARE DETERMINED IN EACH APPLICATION BY THE MOTOR VOLTAGE AND CURRENT. THREE EXTERNAL, HIGH LEVEL LOGIC INPUTS ARE USED TO TEST THE STATUS OF THE EXTERNAL SYSTEM, A CLOCKWISE LIMIT, COUNTERCLOCKWISE LIMIT, AND A SIGNAL THAT INDICATES POWER IS BEING APPLIED TO THE MOTOR. LOGIC IS PROVIDED THAT WILL INHIBIT THE DRIVER IF A LIMIT SIGNAL IS RECEIVED AND THE MOTOR IS REQUESTED TO STEP IN THAT DIRECTION. THE NUMBER OF STEPS IS DETERMINED BY A 16 BIT COMMAND WORD THAT IS IN TWO'S COMPLIMENT. BIT 16 DETERMINES DIRECTION AND THE REMAINING 15 BITS CONTAIN THE NUMBER OF STEPS TO BE PERFORMED. AN INTERRUPT STRUCTURE IS ALSO PROVIDED TO IMPROVE SYSTEM INTEGRATION. THE UNIT MAY ALSO BE CLOCKED WITH AN EXTERNAL PULSE TRAIN USING THE MODULE'S DRIVERS. BOTH CW AND CCW SIGNALS ARE AVAILABLE SO THAT THE MODULE MAY BE MONITORED EXTERNALLY WITH AN UP-DOWN COUNTER SUCH AS OUR MODEL S2. IT IS ALSO POSSIBLE TO OPERATE THE MODULE MANUALLY WITH A SINGLE FRONT PANEL SWITCH. EXTENSIVE USE OF LOW POWER IC'S RESULTS IN A POWER DISSAPATION OF APPROXIMATELY 4 WATTS # SPECIFICATIONS #### OUTPUTS MOTOR DRIVERS FOUR PHASE, UNIPOLAR DRIVE, INTERNALLY BIASED, CAPABLE OF SWITCHING 2 AMPS, OR 4 AMPS AT 28 VOLTS. (CAN BE EXTERNALLY BIASED FOR HIGHER CURRENT SWITCHING) INTERNAL MOTOR POWER +24 VOLTS FROM THE DATAWAY IS AVAILABLE AT THE CONNECTOR TO DRIVE THE MOTOR. THIS IS FUSED AT 3 AMPS. FREQUENCY TEST POINT A PIN IS AVAILABLE IN THE OUTPUT CONNECTOR TO MONITOR THE FREQUENCY OF THE OUTPUT SIGNALS. LOGIC "0" 2.5V LOGIC "1" .5V ACCELERATION TEST POINT A PIN IS AVAILABLE TO MONITOR THE ACCELERATION TIME. LOGIC "0" 2.5V CCW OUTPUT A TTL PULSE, LOGIC "1" = 0 VOLTS, TO MONITOR COUNTERCLOCKWISE STEPS. MOTOR STEPS ON TRAILING EDGE-OF PULSE. CW OUTPUT A TTL PULSE, LOGIC "1" = 0 VOLTS, TO MONITOR CLOCKWISE STEPS. MOTOR STEPS ON TRAILING EDGE OF PULSE. ACTIVE A TTL LEVEL SIGNAL THAT INDICATES WHEN A CYCLE IS IN PROGRESS. O VOLTS = UNIT ACTIVE. ## INPUTS CLOCKWISE LIMIT, COUNTERCLOCKWISE LIMIT, EXTERNAL POWER LOGIC "O" = 8 VOLTS MINIMUM LOGIC "1" = 6 VOLTS MAXIMUM THESE ARE ALL NORMALLY IN THE LOGIC "1" STATE, THUS BOTH A LIMIT SIGNAL OR A BROKEN WIRE WOULD INDICATE AN ABNORMAL CONDITION. CW INPUT THE MODULE CAN BE DRIVEN EXTERNALLY IN THE CW DIRECTION BY A TTL SIGNAL, (LOGIC "1" ZERO VOLTS). THE MOTOR STEPS ON THE TRAILING EDGE OF THE PULSE. CCW INPUT THE MODULE CAN BE DRIVEN EXTERNALLY IN THE CCW DIRECTION BY A TTL SIGNAL, (LOGIC "1" ZERO VOLTS). THE MOTOR STEPS ON THE TRAILING EDGE OF THE PULSE. STOP INPUT A LOGIC "1" (0 VOLTS) WILL ABORT THE CYCLE AND RESET THE MODULE. #### MANUAL INPUT MANUAL CONTROL A THREE POSITION LOCKING TOGGLE SWITCH IS AVAILABLE TO STEP THE MOTOR IN THE CW OR CCW DIRECTION. AN OFF POSITION IS PROVIDED TO DISABLE THIS FEATURE. THE SWITCH GATES THE INTERNAL CLOCK (APPROX. 50HZ) TO STEP THE MOTOR. THIS SWITCH IS GATED WITH THE CW AND CCW LIMITS SO THAT THE MOTOR CANNOT BE DRIVEN INTO A LIMIT CONDITION. # FRONT PANEL ADJUSTMENTS ACCELERATION/DECELERATION THIS MULTI-TURN POT ADJUSTS THE ACCEL-ERATION (AND EQUAL DECELERATION), THE FROM 20MBEC. TO 28EC. MAXIMUM PREQUENCY THIS MULTI-TURN POT ADJUSTS THE MEXIMUM PREQUENCY FROM SOPES TO 20000000 ### CAMAC COMMANDS N.FO.AO READS COUNT REGISTER ONTO READ LINES 1-16, RETURN Q=1. N.FO.A1 READS STATUS REGISTER ONTO READ LINES 1-5. RETURNS Q=1. R1 = EXTERNAL POWER ON R2 = CLOCKWISE LIMIT R3 = COUNTERCLOCKWISE LIMIT R4 = COUNTER EQUALS ZERO R5 = INTERNAL +24 VOLTS, OFF N.F. A15 READS MODULE IDENTITY IN BCD 00.260.0 N.F8.A15 TESTS LAM, IF SET AND UNIT IS ENABLED IT WILL RESPOND WITH Q=1. N.F10.A15 RESETS LAM FLIP-FLOP. NoF16.A0.S1 LOADS TWO'S COMPLIMENT DATA INTO COUNT REGISTER FROM WRITE LINES W1-16. STROBE S2 INITIATES THE CYCLE. NOTE THAT THE LIMIT SWITCHES AND BIT "16" MUST NOT BE IN CONFLICT OR THE CYCLE WILL NOT BEGIN AND A Q=0 WILL BE RETURNED. RESETS LAM FLIP-FLOP. N.F24.A15 DISABLES L RESPONSE. N·F25·A0 STOPS MOTOR, ABORTS CYCLE, RESETS UNIT. N.F26.A15 ENABLES L RESPONSE. N.F27.A0 TESTS THE STATUS WORD TO DETERMINE IF MODULE IS READY FOR ANOTHER OPERATION. Q=1 IF EXTERNAL POWER IS ON AND COUNTER EQUALS ZERO AND STEPPING MOTOR IS NOT IN A LIMIT POSITION. N.F27.A1 TESTS CONTENTS OF COUNT REGISTER AND GENERATES Q=1 IF THE COUNTER IS ZERO. X RESPONSE X=1 FOR ALL COMMANDS. Z.S2 AND POWER UP RESETS COUNT REGISTER, DISABLES LAM RESPONSE, AND RESETS LAM FLIP-FLOP. # VISUAL INDICATORS "N" TO INDICATE MODULE IS ADDRESSED. CW TO INDICATE A CLOCKWISE LIMIT. CCW TO INDICATE A COUNTERCLOCKWISE LIMIT. EXT. PWR. EXTERNAL POWER IS ON. ACTIVE THE MODULE IS PERFORMING AN OPERATION. CTR = 0 THE COUNTER IS AT ZERO. # INTERRUPT STRUCTURE A LAM FLIP-FLOP IS PROVIDED THAT IS SET BY EITHER LIMIT CONDITION, CW OR CCW, OR WHEN THE COUNTER GOES TO ZERO INDICATING THE END OF A CYCLE. IF THE UNIT IS ENABLED AN INTERRUPT WILL BE GENERATED ON THE L LINE. THIS SIGNAL IS INHIBITED WHEN THE MODULE IS BEING ADDRESSED ON ITS W LINE. -4- POWER REQUIREMENTS: +6 VOLTS, 490MA +24 VOLTS, 27MA -24 VOLTS, 27MA SIZE: #1 CAMAC MODULE CHASSIS CAN BE ISOLATED FROM SIGNAL GROUND. TEMPERATURE RANGE: 0°C TO 55°C CONNECTOR: CANNON DD50P MATING CONNECTOR CANNON DD50S #### LOGIC SECTION FULL DECODING IS PROVIDED TO GENERATE ALL FUNCTIONS USED-BY MODULE. FO.AO IS USED TO READ OUT THE 16 BIT "COUNTER A", (IC 18-21, 35). FO.A1 IS USED TO READ STATUS WHICH IS MADE UP OF A FIVE BIT WORD. CW LIMIT, CCW LIMIT, EXTERNAL POWER ON, COUNTER EQUALS ZERO, +24v OUTPUT. FUNCTION F27-AO IS USED TO TEST THE STATUS OF THE MODULE AND THE RESPONSE IS RETURNED ON THE Q LINE. A Q=1 WILL BE RETURNED IF THE COUNTER IS AT ZERO. THE MOTOR IS NOT AT A LIMIT AND HAS POWER. THIS INDICATES THE UNIT CAN PERFORM THE NEXT OPERATION. F27.A1 IS USED TO TEST THE COUNTER ITSELF AND RETURNS A Q=1 IF THE COUNTER IS ZERO. F16 IS USED TO INITIATE AN OPERATION. TO GENERATE A VALID F16, THE INFORMATION ON W16 MUST BE COMPARED TO THE CLOCKWISE AND COUNTERCLOCKWISE LIMIT SWITCH INPUTS IN IC 40. IF W16 EQUALS ONE INDICATING COUNTERCLOCKWISE ROTATION IS REQUESTED, THE COUNTER-CLOCKWISE LIMIT MUST BE AT LOGIC 1 (O VOLTS) INDICATING THAT THE MOTOR IS NOT AT THE COUNTERCLOCKWISE LIMIT. IF W16 EQUALS ZERO. INDICATING CLOCKWISE ROTATION, THE CLOCKWISE LIMIT POSITION MUST BE AT LOGIC 1. IF THESE CONDITIONS ARE MET IT IS CONSIDERED A VALID START COMMAND AND A Q-1 RESPONSE IS RETURNED. IF THESE CONDITIONS ARE NOT SATISFIED THE CYCLE WILL NOT BEGIN AND A U=0 WILL BE RETURNED. F16.S1 IS USED TO PRESET COUNTER A WITH INFORMATION FROM WRITE LINES 1-16. ALTHOUGH THE UNIT SHOULD BE READY TO ACCEPT A NEW CYCLE, AS AN ADDED ASSURANCE, F16.S1 ALSO RESETS THE LOGIC REQUIRED TO START THIS NEW CYCLE. AT S2 THE CYCLE BEGINS. IT TRIGGERS THE GATE FLIP-FLOP AND ENABLES THE GATE INPUT OF COUNTER A AND COUNTER B. IT ALSO ENABLES THE "UP" INPUT FOR THE COUNTER IN THE OSCILLATOR SECTION, (1c 47.49). # INTERRUPT TO HELP MONITOR THE MODULE AN INTERRUPT STRUCTURE IS PROVIDED. WHEN A CYCLE IS COMPLETE, INDICATED BY THE COUNTER REACHING ZERO, A LAM FLIP-FLOP IS SET, IC 24-2. THIS FLIP-FLOP IS RESET WITH COMMAND F10, F16 OR Z·S2. AN ENABLE DISABLE FLIP-FLOP IS PROVIDED IC 24-1 WHICH IS ENABLED BY F26 AND DISABLED BY F24 AND Z·S2. IF THE LAM FLIP-FLOP IS SET AND THE MODULE HAS BEEN ENABLED AN INTERRUPT L IS GENERATED WHEN THE MODULE IS NOT ADDRESSED. THIS MAY BE TESTED BY F8. EITHER A CW OR CCW LIMIT CONDITION WILL ALSO SET THE LAM F.F. # CLOCK GENERATION THE CLOCK IS GENERATED FROM A VOLTAGE CONTROLLED OSCILLATOR, IC 60, THE CONTROL SIGNAL FOR THE FREQUENCY OSCILLATOR IS TRAPAZOIDAL IN SHAPE, AND SO THE OSCILLATOR'S OUTPUT FREQUENCY VARIES LINEARLY FROM A LOW FREQUENCY TO MAXIMUM, THEN AT A PREDETERMINED TIME DECREASES LINEARLY BACK TO IT'S MANIMUM FREQUENCY. THIS TRAPAZOIDAL WAVESHAPE IS GENERATED BY USE OF AN OSCILLATOR, COUNTER AND DIGITAL TO ANALOG CONVERTER. THE ACCELERATION TIME, $T_A-T_B$ , IS DETERMINED BY THE FREQUENCY OF THE ACCELERATION OSCILLATOR, IC 59, WHICH DETERMINES THE TIME IT WILL TAKE TO FILL THE EIGHT BIT COUNTER, (255 COUNTS). $$T_{ACC} = \frac{1}{\text{F OSC.}}$$ X 255 FOR: $T_{ACC} = 2 \text{ SEC., } F_{OSC.} = 127\text{Hz}$ $T_{ACC} = 20\text{MSEC., } F_{OSC.} = 12.7\text{KHz}$ THE OUTPUTS OF THE EIGHT BIT COUNTER, IC 47,49, ARE FED INTO AN EIGHT BIT D/A CONVERTER, IC 48, WHICH GENERATES A CURRENT OUTPUT INCREASING LINEARLY WITH TIME. THIS CURRENT OUTPUT IS CONVERTED TO VOLTAGE IN THE COMMON BASE AMPLIFIER Q2 AND FED TO THE CONTROL INPUT OF THE FREQUENCY OSCILLATOR, IC 60. THE MAXIMUM FREQUENCY OF THIS OSCILLATOR IS ADJUSTABLE FROM THE FRONT PANEL.OVER THE RANGE OF 50HZ TO 2KHZ. A CYCLE IS INITIATED BY A VALID START SIGNAL 160.52. THIS PRESETS FLIP-FLOP 51-1 AND ENABLES THE UP/DOWN COUNTERS (47,49) WHICH ARE IN THE "UP" MODE. THE CLOCK OUTPUT FROM IC 59 TRIGGERS THE COUNTERS AND DOES SO UNTIL BOTH COUNTERS HAVE FILLED, INDICATED BY THEIR MIN./MAX. SIGNALS GOING POSITIVE. THIS SIGNAL IS USED TO RESET FLIP-FLOP 51-1 VIA ITS K INPUT IN SYNC WITH THE CLOCK. THIS DISABLES THE COUNTERS WITH A FULL COUNT (ALL 1'S). THIS IS TIME TB. THE MODULE WILL GENERATE PULSES AT THIS MAXIMUM FREQUENCY UNTIL IT IS DETERMINED DECELERATION SHOULD BEGIN, TIME $T_{\rm C}$ . THIS $T_{\rm C}$ SIGNAL SETS FLIP-FLOP 51-2 IN SYNC WITH THE CLOCK. THIS FLIP-FLOP ENABLES THE COUNTERS (47,49) AND PUTS IT IN THE "DOWN" MODE. THE COUNTER WILL NOW COUNT DOWN, CAUSING THE D/A CONVERTER OUTPUT TO DECREASE, THUS LOWERING THE "FREQUENCY OSCILLATOR" OUTPUT FREQUENCY LINEARLY TOWARD MINIMUM. THE MAIN COUNTER APPROACHES ZERO AS THE FREQUENCY GOES TO MINIMUM. THE CYCLE WILL NOT STOP, HOWEVER, UNTIL THE COUNTER REACHES ZERO, INDICATING THAT THE DESIRED NUMBER OF STEPS HAVE BEEN GENERATED. AT THIS TIME (To) THE GATE FLIP-FLOP IS RESET ALONG WITH THE COUNTERS AND LOGIC. THIS DESCRIPTION ASSUMES THAT THE NUMBER OF STEPS REQUESTED WILL BE HIGH ENOUGH FOR THE SYSTEM TO ATTAIN MAXIMUM FREQUENCY. IF THE NUMBER OF STEPS IS SMALLER, HOWEVER, THE TRAPAZOIDAL CONTROL SIGNAL IS NEVER ACHIEVED AND THE RESULT IS A TRIANGULAR SHAPE. THIS CYCLE WILL BEGIN THE SAME, AT $T_{\underline{A}}$ . However, before acceleration is complete, the unit will start to decelerate in order to end the cycle at the minimum frequency so $T_{\underline{B}}$ is never achieved and at $T_{\underline{C}}$ the down cycle is begun and the up cycle terminated. INTERNAL ADJUSTMENTS ARE PROVIDED FOR EACH OF THE OSCILLATORS. THE ACCELERATION OSCILLATOR'S MINIMUM FREQUENCY IS ADJUSTED BY POT R38. WITH THE FRONT PANEL ACCELERATION POT SET TO MAXIMUM ACCELERATION, (COMPLETELY CLOCKWISE), THE OUTPUT OF THE OSCILLATOR IS ADJUSTED TO HAVE A PERIOD OF 7.8ms. THE MAXIMUM FREQUENCY IS DETERMINED BY CAPACITORS C11 AND C12 WITH THE FRONT PANEL ACCELERATION POT SET TO MINIMUM (CCW). A TEST POINT IS PROVIDED AT PIN 42 IN THE CONNECTOR WHICH DISPLAYS THE ACCELERATION TIME $T_{\rm A} - T_{\rm B}$ . IN TESTING THE ACCELERATION TIME MAKE CERTAIN THAT THE CYCLE IS LONG ENOUGH TO HAVE FULL ACCELERATION. THE FREQUENCY OSCILLATOR IS SET SIMILARLY. HOWEVER, A CYCLE MUST BE RUNNING TO ADJUST MAXIMUM FREQUENCY SO IT IS BEST TO SET THE ACCELERATION POT TO MINIMUM AND LOAD IN THE MAXIMUM COUNT FROM THE WRITE LINES. THIS WILL ASSURE THE FREQUENCY OSCILLATOR IS RUNNING AT THE MAXIMUM FREQUENCY FOR THE LONGEST TIME. THE FREQUENCY MAY BE MONITORED ON PIN 43 OF THE OUTPUT CONNECTOR. WITH THE FRONT PANEL FREQUENCY SET AT MINIMUM (COMPLETELY COUNTERCLOCKWISE), SET POT R56 FOR A FREQUENCY OF 50HZ. WITH THE FREQUENCY POT AT MAXIMUM THE FREQUENCY WILL BE DETERMINED BY CAPACITORS C19 AND C20. THIS FREQUENCY SHOULD BE APPROXIMATELY 2KHZ. THESE ADJUSTMENTS ARE DESCRIBED FOR YOUR INFORMATION. THEY ARE MADE AT THE FACTORY AND SHOULD NOT HAVE TO BE READJUSTED. IF YOU HAVE AN APPLICATION WHERE A DIFFERENT ACCELERATION RANGE OR FREQUENCY RANGE WOULD BE USEFUL, IT IS RECOMMENDED THAT THE OSCILLATOR'S CAPACITORS BE CHANGED. IF YOU NEED ANY ASSISTANCE PLEASE FEEL FREE TO CONTACT THE FACTORY. ### COUNTER SECTION THE COUNTER SECTION IS MADE UP OF TWO COUNTERS. COUNTER A IS A 15 BIT UP/DOWN COUNTER. COUNTER B IS A 12 BIT UP/DOWN COUNTER. COUNTER A IS THE MAIN COUNTER AND COUNTER B IS USED TO DETERMINE THE TIME FOR DECELERATION. BECAUSE THE INFORMATION ON THE WRITE LINES IS IN TWO'S COMPLIMENT, THE LOGIC FOR COUNTERCLOCKWISE AND CLOCKWISE MOVEMENT IS REVERSED. # CLOCKWISE MOVEMENT - THE NUMBER LOADED INTO COUNTER A (IC 18-21,35) IS TAKEN FROM THE WRITE LINES AND INVERTED, COUNTER B IS RESET. THE INCOMING CLOCK IS ENABLED AND RESHAPED IN A MONOSTABLE (IC 41) TO INSURE RELIABLE CLOCK PULSES. THE CLOCK INPUT IS STEERED BY INFORMATION FROM W16 INTO THE "DOWN" INPUT OF COUNTER A. THESE SAME CLOCK PULSES ARE ALSO GATED INTO THE "UP" INPUT OF COUNTER B. COUNTER B COUNTS THESE CLOCK PULSES DURING ACCELERATION TIME. WHEN ACCELERATION IS OVER (TB) THESE CLOCK PULSES ARE DISABLED AND THE NUMBER LEFT IN COUNTER B REPRESENTS THE NUMBER OF PULSES REQUIRED FOR ACCELERATION AND IS ALSO EQUAL TO THE NUMBER OF PULSES THAT WILL BE REQUIRED FOR DECELERATION. AS COUNTER A CONTINUES TO COUNT DOWN IT'S LEAST SIGNIFICANT 12 BITS IS COMPARED TO THE 12 BITS FROM COUNTER B IN THREE 4 BIT COMPARATORS. WHEN THE THREE MOST SIGNIFICANT BITS IN COUNTER A ARE EQUAL TO ZERO AND COUNTER A'S LEAST SIGNIFICANT 12 BITS BECOME LESS THAN COUNTER B, THIS INDICATES THE TIME WHEN DECELERATION SHOULD BEGIN (T<sub>C</sub>). THIS SIGNAL IS USED AS DESCRIBED PREVIOUSLY IN THE OSCILLATOR SECTION TO REDUCE THE CLOCK FREQUENCY TOWARD ZERO. COUNTER A REMAINS COUNTING DOWN UNTIL IT'S CONTENTS EQUAL ZERO. THIS IS DETERMINED BY SENSING THE OUTPUT BITS OF COUNTER A. WHEN COUNTER A EQUALS ZERO, THE CYCLE IS COMPLETE, THE GATE FLIPFLOP IS CLOSED AND THE LOGIC IS RESET. ## COUNTERCLOCKWISE MOVEMENT COUNTER A IS PRESET IN THE SAME FASHION, HOWEVER, NOW COUNTER B IS PRESET TO ALL 1'S AND CLOCK PULSES ARE GATED TO THE "UP" INPUT OF COUNTER A AND THE "DOWN" INPUT OF COUNTER B. COUNTER B COUNTS DOWN DURING THE ACCELERATION TIME. COUNTER A IS AGAIN COMPARED WITH COUNTER B TO DETERMINE THE START OF DECELERATION, HOWEVER, THIS TIME THE THREE MOST SIGNIFICANT BITS OF COUNTER A MUST BE EQUAL TO 1'S AND WHEN COUNTER A'S CONTENTS ARE GREATER THAN COUNTER B'S, DECELERATION IS INITIATED. IF DURING A CYCLE A LIMIT SIGNAL IS RECEIVED THE MODULE WILL STOP GENERATING OUTPUT SIGNALS UNTIL EITHER THE LIMIT SIGNAL IS REMOVED, OR IT IS COMMANDED TO MOVE IN THE OPPOSITE DIRECTION. ONLY THE LIMIT SWITCH APPROPRIATE FOR THE OPERATION, I.E. CW LIMIT FOR CW OPERATION, IS MONITORED AND HAS CONTROL OVER THE MODULE. THIS IS DONE BY GATING THE CONTENTS OF FLIP-FLOP 35 WHICH STORES "W16" WITH THE LIMIT SWITCHES IN IC 40. #### DRIVER SECTION THIS SECTION TAKES THE CLOCKWISE AND COUNTERCLOCKWISE PULSES USED TO CLOCK COUNTER A AND PUTS THEM IN THE PROPER FORMAT TO DRIVE THE STEPPING MOTOR. FOR A CLOCKWISE OPERATION THESE CLOCK PULSES GO INTO A 2 BIT "UP" COUNTER, IC 63. FOR A COUNTERCLOCKWISE OPERATION, THE CLOCK PULSES ARE APPLIED TO THE "DOWN" INPUT OF THIS 2 BIT COUNTER. BIT 2 AND ITS COMPLIMENT ARE USED TO DRIVE ONE SECTION OF THE MOTOR. AN EXCLUSIVE OR OF BIT 1 AND 2 IS GENERATED AND THIS WITH ITS COMPLIMENT IS USED TO DRIVE THE OTHER SECTION OF THE STEPPING MOTOR. TWO PHASES OF THE STEPPING MOTOR ARE DRIVEN AT EACH TIME. THEIR PHASE RELATIONSHIPS DETERMINE CLOCKWISE OR COUNTERCLOCKWISE ROTATION. EACH OF THE FOUR DRIVERS ARE OPTICALLY ISOLATED. THE OUTPUT OF THE OPTICAL ISOLATOR IS APPLIED TO AN EMITTER FOLLOWER TO PROVIDE CURRENT GAIN. ITS OUTPUT DRIVES A POWER TRANSISTOR TO SUPPLY A MINIMUM OF TWO AMPS SINKING CURRENT FOR EACH PHASE. A DIODE CLAMP IS PROVIDED FOR EACH DRIVER TO SUPPRESS TRANSIENTS. TO ALLOW THE MODULE TO BE MONITORED THE CW AND CCW TRIGGERS ARE MADE AVAILABLE IN THE FRONT-PANEL CONNECTOR. THESE ARE TIL LEVELS. AN UP-DOWN COUNTER SUCH AS OUR MODEL S2 COULD BE USED TO COUNT THESE SIGNALS AND VERIFY THE MOTORS POSITION. IT IS ALSO POSSIBLE TO DRIVE THE MOTORS EXTERNALLY WITH A TTL SIGNAL VIA THE FRONT PANEL. THE CW OR CCW PULSES ARE FED TO THE DRIVERS TO STEP THE MOTOR. THIS INPUT BYPASSES ALL THE MODULE LOGIC EXCEPT THE LIMIT INPUTS WITH WHICH IT IS GATED. THE MOTOR STEPS ON THE TRAILING EDGE OF THE LOGIC "1" INPUT PULSE. WITH REGARD TO THE DRIVERS, THEY ARE INTERNALLY BIASED TO DRIVE 2 AMPS AT 28 VOLTS. THE BIAS RESISTORS ARE R67, 71, 75 AND 79. BECAUSE THE WINDINGS ARE DRIVEN IN PAIRS THERE NEED ONLY BE TWO RESISTORS. HOWEVER, TO BETTER DISSIPATE THE HEAT FOUR RESISTORS ARE USED. IF YOU REQUIRE A HIGHER DRIVE CURRENT (UP TO 4 AMPS MAX.) YOU CAN PARALLEL THESE RESISTORS. THEY ARE MADE AVAILABLE AT THE FRONT PANEL CONNECTOR, PINS 21, 25, 29, 33. PINS 21 AND 25 SHOULD BE JUMPED TOGETHER AND PINS 29 AND 33. THIS WILL INCREASE THE POWER DISSIPATION IN THE MODULE, HOWEVER, BECAUSE OF THE EXTENSIVE USE OF LOW POWER I.C. 'S THE POWER CONSUMPTION IN THE MODULE IS LOW. TO DRIVE ABOVE 4 AMPS THE UNIT MUST BE EXTERNALLY BIASED. MUST BE PLACED IN PARALLEL WITH THE INTERNAL BIAS RESISTORS. IS DONE BY WIRING RESISTORS OF THE APPROPRIATE SIZE BETWEEN THE EXTERNAL BIAS POINTS AND THE POWER LINE. THE BETA OF THE DRIVE TRANSISTOR AT THIS CURRENT LEVEL SHOULD BE CONSIDERED 20. PLEASE FEEL FREE TO CONSULT THE FACTORY REGARDING YOUR PARTICULAR BIAS REQUIREMENTS. #### MANUAL OPERATION TO FACILITATE STEPPING THE MOTOR MANUALLY DURING SETUP OR WHEN THE COMPUTER IS NOT CONNECTED, A MANUAL MODE IS AVAILABLE. THIS IS A THREE POSITION LOCKING TOGGLE SWITCH THAT ALLOWS THE MOTOR TO BE STEPPED EITHER CW OR CCW. AN "OFF" POSITION IS PROVIDED TO DISABLE THIS FEATURE. THE SWITCH GATES THE INTERNAL CLOCK, APPROXIMATELY 50HZ, INTO THE DRIVER SECTION. THIS SIGNAL IS GATED WITH THE LIMIT INPUTS TO INSURE THE MOTOR CANNOT BE DRIVEN INTO A LIMIT. #### STOP MODE A CYCLE MAY BE ABORTED EITHER EXTERNALLY WITH A STOP INPUT OR UNDER PROGRAM CONTROL WITH F25. EITHER OF THESE SIGNALS HAS THE SAME EFFECT AS A $Z\cdot S2$ COMMAND. IT RESETS THE UNIT, STOPS THE OPERATION, AND DISABLES THE LAM. NOTE: THE CW AND CCW INPUTS MUST BE GROUNDED FOR THE MODULE TO OPERATE. AN OPEN CONDITION PRESENTS A LIMIT CONDITION TO THE MODULE. THE MODULE WILL RESPOND BY INHIBITING THE INITIATION OF EITHER A CW OR CCW CYCLE. # MODEL SMC-L # CONNECTOR PIN ASSIGNMENTS | 17 | +24v<br>OUT | | | EXT. | 50 | CHASSIS<br>GND. | |----|--------------------|----|----|---------------|----|-------------------| | 16 | +24v | 33 | | \S #4 | 49 | CCW IN | | 15 | OUT<br>+24v<br>OUT | 32 | #4 | OUT | 48 | CCW OUT | | 14 | +24v | 31 | #4 | OUT | 47 | CW IN | | | OUT<br>EXT. | 30 | #4 | OUT | 46 | CW OUT | | | POWER IN | 29 | 1 | EXT.<br>AS #3 | | | | 12 | POWER IN | 28 | #3 | OUT | 45 | STOP IN ACTIVE | | 11 | POWER IN | 27 | #3 | OUT | 44 | OUT | | 10 | EXT.<br>POWER IN | 26 | - | OUT | 43 | FREQ.<br>TEST PT. | | 9 | | | | EXT. | 42 | ACC.<br>TEST PT. | | 8 | DIRECT-<br>ION OUT | 25 | - | AS #2 | 41 | EXT.<br>PWR. RET | | 7 | GROUND | 24 | #2 | OUT | 40 | EXT. | | 6 | CCW | 23 | #2 | OUT | 39 | EXT. | | 5 | GROUND | 22 | #2 | OUT | 20 | EXT. | | | CW | 21 | BI | EXT.<br>AS #1 | | PWR.RET. | | 4 | LIMIT | 20 | #1 | OUT | 37 | | | 3 | GROUND | 19 | #1 | OUT | 36 | GROUND | | 2 | EXT.<br>POWER ON | 18 | #1 | OUT | 35 | GROUND | | 1 | GROUND | | | | 34 | GROUND | CONNECTOR CANNON DD-50P MATING CONNECTOR CANNON DD-50S # MODEL SMC-L # PARTS LIST # P.C. BOARD #SMC-101 | | REFERENCE DESIGNATION | DESCRIPTION | |----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | INTEGRATED CIRCUITS | 1C 1,5,16,17,33,42 1C 2,23 1C 3,54 1C 4,32 1C 6-9,15,27 1C 10,11 1C 12,44 1C 13,28,34,31,38,52,55 1C 14 1C 18-21,56-58,63 1C 22 1C 24,51 1C 25,43,53,30 1C 26,29,34,64 1C 35 1C 36,45,46 1C 37,41 1C 39,50,65 1C 40 1C 47,49 1C 48 1C 59,60 1C 61 1C 62 1C 66 1C 67-70 | SN74LS04N<br>SN74LS2ON<br>SN74LS27N<br>SN74LS11N<br>SN74LS139N<br>SN74LS10N<br>SN74LS02N<br>SN74LS02N<br>SN74LS3ON<br>SN74LS3ON<br>SN74LS3ON<br>SN74LS3ON<br>SN74LS3ON<br>SN74LS32N<br>SN74LS32N<br>SN74LS32N<br>SN74LS3191N<br>SN74LS191N<br>MC1408/6<br>8038<br>SN74LS37N<br>SN74LS37N<br>SN74LS37N<br>SN74LS37N<br>SN74LS37N<br>SN74LS37N<br>SN74LS36N<br>MC1408/6 | | TRANSISTORS | Q 2<br>Q 3,5,7,9<br>Q 4,6,8,10 | 2N3641<br>2N5370<br>D44H11 | | DIODES | CR 1-3,9-20,24-28<br>CR 5,6,7,8<br>CR 21,22<br>CR 23<br>CR 29,30 | 1 N 9 1 4<br>1 N 4 0 0 3<br>1 N 5 2 4 5<br>1 N 4 0 0 1<br>1 N 5 2 2 3 | | RESISTORS (ALL W 10% EXCEPT WHERE INDICATED) | R 7-9,35,39,40,47,58,59,86,87, 105,111,116,117 R 10-12 R 13 R 14,15,22,57 R 17,21,48,49,52,53,100,101,109, 110 R 23 R 24,46,60,81,88,93,94,96,98,106 R 30-34,89,103,112,113 R 37,107 R 36,114,115 R 41,62 R 44 R 63 R 55 R 64,68,72,76,80,85 | 10K<br>560<br>470<br>3.3K<br>2.2K<br>6.8K<br>4.7K<br>150<br>15K<br>22K<br>82K<br>330<br>680<br>100K<br>1K | | RESISTORS CONT'D | REFERENCE DESIGNATION | DESCRIPTION | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------| | | R 65,69,73,77,109,90<br>R 66,74<br>R 67,71,79,75<br>R 92,95<br>R 104 | 220<br>1.5K \sw<br>680 2w<br>330 \sw 5%<br>47K | | CAPACITORS | C 4-6,11,13<br>C 8<br>C 10,18-20,28,34,35,38,64,65<br>C 12,14,27,62,63,22,21<br>C 16,58,60<br>C 23,61<br>C 26<br>C 39,40,42-54<br>C 41,56,59 | .0022UF<br>47PF<br>.01UF<br>1000PF<br>220PF<br>470PF<br>.05UF<br>.1UF | | POTS | R 35<br>R 56,38<br>R 102 | KXNXX ET34P103-10K<br>PIHER - 100K<br>ET34P102 - 1K | | FUSES | F 1-2 | 3 AMP | | INDICATORS | I 106 | T1L209 | | CONNECTOR | J 1 | CANNON DD50P<br>OR EQUIV. | # TYPICAL WAVE SHAPES CLOCKWISE ROTATION $$RM = \frac{V \text{ EXT.} - V \text{ MOTOR}}{I \text{ MOTOR}}$$ IF I MOTOR IS GREATER THAN 4 AMPS RB = V EXT I MOTOR/20